首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs
【24h】

A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs

机译:基于符号相等的时间交错ADC的背景定时失配校准算法

获取原文
获取原文并翻译 | 示例
       

摘要

A background timing-mismatch calibration algorithm is proposed, which detects and corrects the sampling time mismatches in time-interleaved analog-to-digital converter (ADC) channels by analyzing the sign-equality of a reference slope and a timing-mismatch-induced error value. The sign of the ideal derivative along the input is estimated through the adjacent channel outputs, thus not requiring an additional time-shifted ADC channel. The sign of the reference slope, which is the estimated sign of the ideal derivative at the sampling edge of the reference ADC, is matched against the sign of the error value to determine if the timing mismatch is leading or lagging the sampling edge of the reference ADC. The proposed algorithm aligns the sampling edge of each subchannel to that of the reference ADC by handling only two sign bits and thus reduces the timing mismatches with only negligible hardware overhead consisting of simple logic gates.
机译:提出了一种背景定时失配校准算法,该算法通过分析参考斜率的正负号和定时失配引起的误差来检测并校正时间交错的模数转换器(ADC)通道中的采样时间失配。值。沿输入的理想导数的正负号通过相邻通道的输出进行估算,因此不需要额外的时移ADC通道。将参考斜率的符号(即参考ADC采样边缘处的理想导数的估计符号)与误差值的符号进行匹配,以确定定时失配是领先还是落后于参考采样边缘ADC。所提出的算法通过仅处理两个符号位,将每个子通道的采样边沿与参考ADC的采样边沿对齐,从而以仅由简单逻辑门组成的可忽略的硬件开销就可以减少时序失配。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号