首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 55.1 mW 1.62-to-8.1 Gb/s Video Interface Receiver Generating up to 680 MHz Stream Clock Over 20 dB Loss Channel
【24h】

A 55.1 mW 1.62-to-8.1 Gb/s Video Interface Receiver Generating up to 680 MHz Stream Clock Over 20 dB Loss Channel

机译:一个55.1 mW 1.62至8.1 Gb / s视频接口接收器,在20 dB损耗通道上产生高达680 MHz的流时钟

获取原文
获取原文并翻译 | 示例

摘要

A 1.62-to-8.1 Gb/s video interface receiver with an adaptive equalizer and a stream clock generator (SCG) is proposed. The adaptation logic is achieved by an edge-based adaptation and it controls the continuous-time linear equalizer ac boost. Using the adaptation logic, the minimum BER point is selected for several cables. The SCG consists of a phase-switching fractional divider and a delta-sigma modulator. The dividing factor is determined by the display resolution and the SCG operates up to 680 MHz which is the 4K UHD pixel frequency. The proposed receiver is fabricated in 65-nm CMOS technology and occupies an active area of 0.282 mm2. The measured BER is less than 10-12 with a 20-ft-long video cable, whose insertion loss at 4.05 GHz is 20 dB. The receiver consumes 55.1 mW at the data rate of 8.1 Gb/s.
机译:提出了一种具有自适应均衡器和流时钟发生器(SCG)的1.62至8.1 Gb / s视频接口接收器。自适应逻辑是通过基于边缘的自适应来实现的,它控制连续时间线性均衡器的交流升压。使用自适应逻辑,为多条电缆选择了最小BER点。 SCG由一个相位转换分数分频器和一个delta-sigma调制器组成。分频系数由显示分辨率决定,SCG的最高工作频率为680 MHz,即4K UHD像素频率。拟议中的接收器采用65纳米CMOS技术制造,其有效面积为0.282 mm 2 。使用20英尺长的视频电缆测得的BER小于10 -12 ,其在4.05 GHz时的插入损耗为20 dB。接收器在8.1 Gb / s的数据速率下消耗55.1 mW。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号