首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A 0.31-pJ/bit 20-Gb/s DFE With 1 Discrete Tap and 2 IIR Filters Feedback in 40-nm-LP CMOS
【24h】

A 0.31-pJ/bit 20-Gb/s DFE With 1 Discrete Tap and 2 IIR Filters Feedback in 40-nm-LP CMOS

机译:0.31pJ / bit 20-Gb / s DFE,带有1个离散抽头和2个IIR滤波器,反馈在40nm-LP CMOS中

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a low-power 20-Gb/s decision feedback equalizer (DFE) with one discrete tap and two infinite impulse response (IIR) filters feedback. The advantage of the IIR-DFE lies in both great energy and area efficiency for large channel attenuations. To further enhance the power efficiency of the IIR-DFE, the charge-steering logic (CSL) is utilized in this brief. Besides, the quarter-rate topology is adopted to alleviate the race condition of the CSL-based DFE. Fabricated in a 40-nm-LP CMOS process, the DFE core circuits only consumes 6.2 mW from the 1-V supply. Moreover, the core entirely occupies an area of 5700 um2. Measured with PRBS7, the bit error rates are all less than 10-12 for channel loss from -7.98 to -18.3 dB. Finally, the power efficiency of this IIR-DFE is 0.31 pJ/bit.
机译:本简介介绍了一种低功率20 Gb / s决策反馈均衡器(DFE),具有一个分立抽头和两个无限冲激响应(IIR)滤波器反馈。 IIR-DFE的优势在于较大的能量衰减和较大的信道衰减面积效率。为了进一步提高IIR-DFE的功率效率,本简介中使用了电荷控制逻辑(CSL)。此外,采用四分之一速率拓扑来缓解基于CSL的DFE的竞争条件。 DFE核心电路采用40 nm LP CMOS工艺制造,其1-V电源仅消耗6.2 mW。而且,核心完全占据了5700 um 2 的面积。使用PRBS7进行测量,对于-7.98至-18.3 dB的信道损耗,误码率均小于10 -12 。最后,该IIR-DFE的功率效率为0.31 pJ / bit。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号