首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks
【24h】

Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks

机译:基于存储体集成的低功耗LDPC-CC解码架构

获取原文
获取原文并翻译 | 示例

摘要

This brief proposes a low-power low-density parity check convolutional code (LDPC-CC) decoder that is fully compatible with the IEEE 1901 standard. The proposed architecture merges multiple memory banks into one to make it consume much less power than the conventional architecture. Memory operations conducted by all the unit processors are synchronized in the proposed decoder to merge the memory and avoid any possible data hazard. The data hazard happens when a unit processor tries to read a log-likelihood ratio before a different processor updates it, degrading the error-correcting performance. Memory-access patterns appearing in a memory-based LDPC-CC decoder are formulated to determine the size of a sliding window adequate for decoding. Experimental results show that the decoding architecture employing the merged memory and the proper window size reduces the power consumption by up to 40% compared to the conventional architecture that employs multiple memory banks.
机译:本简介提出了一种低功耗,低密度奇偶校验卷积码(LDPC-CC)解码器,该解码器与IEEE 1901标准完全兼容。所提出的体系结构将多个存储库合并为一个,从而使其功耗比常规体系结构少得多。由所有单元处理器执行的存储器操作在建议的解码器中同步,以合并存储器并避免任何可能的数据危害。当单元处理器在其他处理器更新对数似然比之前尝试读取对数似然比时,就会发生数据危害,从而降低纠错性能。制定出现在基于内存的LDPC-CC解码器中的内存访问模式,以确定足以进行解码的滑动窗口的大小。实验结果表明,与采用多个存储体的常规体系结构相比,采用合并存储器和适当窗口大小的解码体系结构可将功耗降低多达40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号