首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A Two-Stage Switched-Capacitor Integrator for High Gain Inverter-Like Architectures
【24h】

A Two-Stage Switched-Capacitor Integrator for High Gain Inverter-Like Architectures

机译:用于高增益逆变器的架构的两级开关电容集成器

获取原文
获取原文并翻译 | 示例

摘要

A discrete-time, switched capacitor integrator is presented. The integrator is based on a two-stage architecture where the first stage converts the input voltage into a charge that is accumulated into the second stage. The main strength of the proposed circuit is a higher dc gain with respect to previous solutions, making it optimal for low-voltage inverter-like integrators. A further advantage is the fact that, in contrast with existing solutions, the output voltage is valid across the whole clock cycle. Theoretical analysis of the circuit is performed to calculate the dependence of the integrator dc gain and input-referred offset voltage on the corresponding parameters of the constituting amplifiers. Discrete-time simulations are performed to estimate the gain and phase error with respect to an ideal integrator. The results of electrical simulations performed on an inverter-like prototype, designed with the UMC 0.18- ${mu }ext{m}$ CMOS process, are presented to show the impact of non-idealities from the amplifiers and switches.
机译:提供了离散时间,交换电容集成器。积分器基于两级架构,其中第一级将输入电压转换为累积到第二级的电荷。所提出的电路的主要优点是关于先前解决方案的更高的DC增益,使得低压逆变器的积分器最佳。另一个优点是事实上,与现有解决方案相比,输出电压在整个时钟周期上有效。执行电路的理论分析,以计算积分器DC增益和输入参考偏移电压对构成放大器的相应参数的依赖性。执行离散时间模拟以估计相对于理想积分器的增益和相位误差。在逆变器的原型上执行的电气模拟结果,设计为使用UMC 0.18-$ { mu} text {m} $ CMOS过程,以显示来自放大器和开关的非理想的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号