首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >An Efficient Post-Processor for Lowering the Error Floor of LDPC Codes
【24h】

An Efficient Post-Processor for Lowering the Error Floor of LDPC Codes

机译:降低LDPC码错误底限的高效后处理器

获取原文
获取原文并翻译 | 示例

摘要

Error floor is one major reason for limited use of low-density parity-check (LDPC) codes in applications requiring very low bit error rate. In this brief, an efficient erasure searching post-processor (ESPP) is proposed to lower the error floor of LDPC codes. Here, when a decoding failure is detected, the most unreliable symbols in the decoder output vector are erased, then their values are re-calculated by solving a system of linear equations with a sparse coefficient matrix. Compared to the state-of-the-art post processors, the ESPP has much lower computation complexity. Simulation results show that the proposed method significantly improves the decoding performance of LDPC codes in the error-floor region. Additionally, a well-optimized hardware architecture is developed for the proposed post-processor. Algorithmic transformation and architecture optimization are well explored to reduce the hardware complexity and latency. Synthesis results demonstrate the effectiveness of the proposed architecture.
机译:本底错误是要求低位误码率的应用中有限使用低密度奇偶校验(LDPC)码的主要原因之一。在此简介中,提出了一种有效的擦除搜索后处理器(ESPP),以降低LDPC码的错误基底。在此,当检测到解码失败时,将删除解码器输出向量中最不可靠的符号,然后通过求解具有稀疏系数矩阵的线性方程组重新计算它们的值。与最新的后处理器相比,ESPP的计算复杂度要低得多。仿真结果表明,该方法显着提高了误码层区域中LDPC码的解码性能。此外,针对拟议的后处理器开发了一种经过优化的硬件体系结构。很好地探索了算法转换和体系结构优化,以减少硬件复杂性和延迟。综合结果证明了所提出体系结构的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号