首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >An ADPLL-Based PSK Receiver for VHBR 13.56-MHz Contactless Smartcards and NFC Applications
【24h】

An ADPLL-Based PSK Receiver for VHBR 13.56-MHz Contactless Smartcards and NFC Applications

机译:用于VHBR 13.56MHz非接触式智能卡和NFC应用的基于ADPLL的PSK接收器

获取原文
获取原文并翻译 | 示例

摘要

This brief proposes an all-digital phase-locked loop (ADPLL) used as the phase-shift keying (PSK) receiver for a very high bit rate of 13.56-MHz smartcards. A detailed implementation from system to circuit level is presented. This ADPLL-based PSK demodulator mainly consists of a high dynamic range time to digital converter (TDC) without pulse shrinking effect, a dual-path digital loop filter, and a fine resolution digital controlled oscillator based on capacitor division without dithering. This design is fabricated by GF CMOS 40-nm technology with a core area of only 0.035 mm2. The measurement results show low current consumption of 40 mA for phase locking and 70 mA for PSK demodulation with 1.2-V supply. Both integral non-linearity and differential non-linearity of our TDC are smaller than 0.6 LSB. This prototype can demodulate 8-PSK at a symbol rate of 6.78 MHz, corresponding to a data rate of 20.34 Mb/s, with an energy efficiency of 4.1 pJ/bit.
机译:本简介提出了一种全数字锁相环(ADPLL)用作相移键控(PSK)接收器,用于13.56 MHz智能卡的极高比特率。给出了从系统级到电路级的详细实现。这种基于ADPLL的PSK解调器主要包括一个没有脉冲收缩效应的高动态范围时间数字转换器(TDC),一个双路径数字环路滤波器和一个基于电容器划分而无抖动的高分辨率数字控制振荡器。此设计是通过GF CMOS 40-nm技术制造的,其核心面积仅为0.035毫米 n 2 n。测量结果显示,锁相电流低,消耗电流40 mA,1.2 V电源时PSK解调电流消耗70 mA。我们的TDC的积分非线性和微分非线性均小于0.6 LSB。该原型可以以6.78 MHz的符号速率解调8-PSK,对应的数据速率为20.34 Mb / s,能量效率为4.1 pJ / bit。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号