首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Reusable Code-Based SAR ADC Design With CDAC Compiler and Synthesizable Analog Building Blocks
【24h】

A Reusable Code-Based SAR ADC Design With CDAC Compiler and Synthesizable Analog Building Blocks

机译:具有CDAC编译器和可合成模拟构建模块的可重用基于代码的SAR ADC设计

获取原文
获取原文并翻译 | 示例

摘要

This brief proposes a code-reusable design methodology for synthesizable successive approximation register (SAR) ADCs based on the digital design flow to significantly reduce design effort. The SAR ADCs are composed of a capacitor-DAC (CDAC) macro cell generated by a CDAC compiler and analog functional blocks implemented utilizing digital standard cells. Two prototypes of SAR ADCs (12-bit 100 kS/s and 11-bit 50 MS/s) are fabricated in different CMOS processes (180 nm and 28 nm). The prototype ADCs prove the effectiveness of the proposed design methodology with comparable performances with full-custom designed SAR ADCs.
机译:本简介为基于数字设计流程的可合成逐次逼近寄存器(SAR)ADC提出了一种可代码重用的设计方法,以显着减少设计工作量。 SAR ADC由CDAC编译器生成的电容器-DAC(CDAC)宏单元和利用数字标准单元实现的模拟功能块组成。 SAR ADC的两个原型(12位100 kS / s和11位50 MS / s)是在不同的CMOS工艺(180 nm和28 nm)中制造的。原型ADC通过与完全定制设计的SAR ADC相当的性能证明了所提出设计方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号