...
首页> 外文期刊>Systems Engineering and Electronics, Journal of >Low complexity reconfigurable architecture for the 5/3 and 9/7 discrete wavelet transform
【24h】

Low complexity reconfigurable architecture for the 5/3 and 9/7 discrete wavelet transform

机译:用于5/3和9/7离散小波变换的低复杂度可重构体系结构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Efficient reconfigurable VLSI architecture for 1-D 5/3 and 9/7 wavelet transforms adopted in JPEG2000 proposal, based on lifting scheme is proposed. The embedded decimation technique based on fold and time multiplexing, as well as embedded boundary data extension technique, is adopted to optimize the design of the architecture. These reduce significantly the required numbers of the multipliers, adders and registers, as well as the amount of accessing external memory, and lead to decrease efficiently the hardware cost and power consumption of the design. The architecture is designed to generate an output per clock cycle, and the detailed component and the approximation of the input signal are available alternately. Experimental simulation and comparison results are presented, which demonstrate that the proposed architecture has lower hardware complexity, thus it is adapted for embedded applications. The presented architecture is simple, regular and scalable, and well suited for VLSI implementation.
机译:提出了一种基于提升方案的,针对JPEG2000建议书中采用的一维5/3和9/7小波变换的高效可重构VLSI架构。采用基于折叠和时分复用的嵌入式抽取技术以及嵌入式边界数据扩展技术来优化体系结构的设计。这些大大减少了乘法器,加法器和寄存器的所需数量,以及访问外部存储器的数量,并有效地降低了设计的硬件成本和功耗。该体系结构旨在在每个时钟周期生成一个输出,并且详细的组件和输入信号的近似值可以交替使用。给出了实验仿真和比较结果,表明所提出的体系结构具有较低的硬件复杂度,因此适用于嵌入式应用。所呈现的体系结构简单,规则且可扩展,非常适合VLSI实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号