首页> 外文期刊>Circuits, systems, and signal processing >Low-Power, Low-Complexity Bit-Serial VLSI Architecture for 1D Discrete Wavelet Transform
【24h】

Low-Power, Low-Complexity Bit-Serial VLSI Architecture for 1D Discrete Wavelet Transform

机译:一维离散小波变换的低功耗,低复杂度串行串行VLSI架构

获取原文
获取原文并翻译 | 示例
           

摘要

The discrete wavelet transform (DWT) is an upcoming compression technique that has been selected for MPEG-4 and JEPG 2000, because it has no blocking effects and it efficiently determines the frequency property of the temporary signals. In this paper, we propose a low-complexity, low-power bit-serial DWT architecture, employing a two-channel lattice-based quadrature mirror filter (QMF). The filter consists of four lattices (filter length = 8), and we determine the quantization bit for the coefficients using a fixed-length peak signal-to-noise ratio analysis and propose the architecture of the bit-serial multiplier with a fixed coefficient. The canonical signed digit encoding for the coefficients is applied to minimize the number of nonzero bits, thus reducing the hardware complexity. The proposed folded one-dimensional DWT architecture processes the other resolution levels during idle periods by decimations, and it provides efficient scheduling. The proposed architecture requires only flip-flops and full adders. This architecture has been designed and verified by the Verilog HDL and synthesized using the Synopsys Design Compiler with the DongbuAnam 0.18μm Standard Cell Library. The maximum throughput is 393 Mbps at 450 MHz with a latency of 16 clocks, and the gate count is about 5K in equivalent two-input NAND gates. The dynamic power is 7.02 mW at 1.8 V. The data scheduling using a data dependency graph, and the performance, power, and required hardware cost are discussed.
机译:离散小波变换(DWT)是为MPEG-4和JEPG 2000选择的一种即将出现的压缩技术,因为它没有阻塞效应,并且可以有效地确定临时信号的频率特性。在本文中,我们提出了一种低复杂度,低功耗的比特串行DWT架构,该架构采用了基于两通道晶格的正交镜像滤波器(QMF)。该滤波器由四个点阵组成(滤波器长度= 8),我们使用固定长度的峰信噪比分析来确定系数的量化位,并提出具有固定系数的位串行乘法器的体系结构。应用系数的规范有符号数字编码以最小化非零位的数量,从而降低硬件复杂性。所提出的折叠式一维DWT体系结构在空闲期间通过抽取处理其他分辨率级别,并提供有效的调度。所提出的架构仅需要触发器和完整的加法器。该架构已由Verilog HDL设计和验证,并使用Synopsys Design编译器和DongbuAnam0.18μm标准单元库进行了综合。在450 MHz时最大吞吐量为393 Mbps,延迟为16个时钟,在等效的两输入NAND门中,门数约为5K。在1.8 V时,动态功率为7.02 mW。讨论了使用数据依赖图的数据调度以及性能,功率和所需的硬件成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号