首页> 外文期刊>IEEE Transactions on Broadcasting >Configurable Multi-Rate Decoder Architecture for QC-LDPC Codes Based Broadband Broadcasting System
【24h】

Configurable Multi-Rate Decoder Architecture for QC-LDPC Codes Based Broadband Broadcasting System

机译:基于QC-LDPC码的宽带广播系统的可配置多速率解码器体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper we present a Base-matrix based decoder architecture for multi-rate QC-LDPC codes proposed in broadband broadcasting system. We use the Modified Min-Sum Algorithm (MMSA) as the decoding algorithm in this architecture, which lowers the complexity of the LDPC decoder while keeping almost the same performance or even better. Based on this algorithm, we designed a novel check node processing unit to reduce the complexity of the decoder and facilitate the multiplex of the processing units. The decoder designed with hardware constraints is not only scalable in throughput, but also easily configurable to support different QC-LDPC codes flexible in code rate and code length.
机译:在本文中,我们为宽带广播系统中提出的多速率QC-LDPC码提供了一种基于基矩阵的解码器架构。在此体系结构中,我们使用改进的最小和算法(MMSA)作为解码算法,这降低了LDPC解码器的复杂性,同时保持了几乎相同的性能甚至更好。基于此算法,我们设计了一种新颖的校验节点处理单元,以降低解码器的复杂性并促进处理单元的复用。受硬件限制设计的解码器不仅可以扩展吞吐量,而且还可以轻松配置为支持不同的QC-LDPC码,这些码在码率和码长方面具有灵活性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号