首页> 外文期刊>IEEE Transactions on Applied Superconductivity >A Switching Logic Digitizer for Analog-to-Digital Conversion
【24h】

A Switching Logic Digitizer for Analog-to-Digital Conversion

机译:用于模数转换的开关逻辑数字转换器

获取原文
获取原文并翻译 | 示例

摘要

The design and simulation of a complementary output switching logic (COSL) compatible, voltage state, switching logic comparator (SLC), and a flash analog-to-digital converter (ADC) for high-speed applications, with multigigahertz input bandwidth, is presented. A detailed design for the SLC is provided and verified with simulations. The comparator is then optimized utilizing Monte Carlo yield predictions. The optimized comparator is incorporated into the construction of a 4-bit quantizer of an ADC. The Gray-code output is converted into binary using COSL gates. The functionality, linearity, maximum input bandwidth, and dynamic range of the 4-bit ADC is verified by simulation, using a number of special input waveforms. The performance of the comparator and the 4-bit ADC are also evaluated with thermal noise incorporated into simulations. Beat frequency simulations and Fourier spectra are also used in the evaluation of the ADC performance. A fully functional 4-bit ADC, with a maximum input bandwidth of 10 GHz for a clock speed of 20 GHz, was achieved through simulations. Beat frequency simulations revealed that the comparators have an input bandwidth greater than 19 GHz with sufficient dynamic range for an ADC of greater than 6 bits of resolution. Due to the fact that the aperture time for the ADC is dependent on the rise time of the sampling pulse and not the width of the pulse, a much smaller aperture time is obtained which directly translates to higher input bandwidth.
机译:提出了具有千兆赫兹输入带宽,适用于高速应用的互补输出开关逻辑(COSL)兼容,电压状态,开关逻辑比较器(SLC)和闪存模数转换器(ADC)的设计和仿真。 。提供了SLC的详细设计,并通过仿真进行了验证。然后,利用蒙特卡洛产量预测对比较器进行优化。经过优化的比较器被集成到ADC的4位量化器的结构中。使用COSL门将格雷码输出转换为二进制。通过使用大量特殊输入波形进行仿真,可以验证4位ADC的功能,线性,最大输入带宽和动态范围。比较器和4位ADC的性能也通过模拟中包含的热噪声进行评估。拍频模拟和傅立叶频谱也用于评估ADC性能。通过仿真,获得了一个全功能的4位ADC,其最大输入带宽为10 GHz,时钟速度为20 GHz。拍频仿真表明,比较器的输入带宽大于19 GHz,动态范围足以支持分辨率大于6位的ADC。由于ADC的孔径时间取决于采样脉冲的上升时间而不是脉冲宽度的事实,因此可获得的孔径时间要小得多,这直接转化为较高的输入带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号