...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Low voltage low power 8-bit folding/interpolating ADC with rail-to-rail input range
【24h】

Low voltage low power 8-bit folding/interpolating ADC with rail-to-rail input range

机译:具有轨至轨输入范围的低压低功耗8位折叠/内插ADC

获取原文
获取原文并翻译 | 示例

摘要

A new technique for improving the performance of low-voltage folding ADC’s by extending the input range is presented. It is shown that by using both PMOS and NMOS differential pairs in the folding blocks, the overall input voltage range of the ADC can be increased to rail-to-rail. A novel self-adjustment method is also introduced to compensate for the different input–output characteristics of PMOS and NMOS differential pairs. A low voltage 8-bit 80 MSample/s folding/interpolating ADC is then designed and fabricated in a 0.18 μm CMOS process. Operating with a supply voltage as low as 1.2 V, measurements show an INL below ±0.55 LSB, SNDR of 43.5 dB at 80 MHz Sampling Frequency and power dissipation of only 30 mW.
机译:提出了一种通过扩展输入范围来改善低压折叠ADC性能的新技术。结果表明,通过在折叠模块中同时使用PMOS和NMOS差分对,可以将ADC的总输入电压范围扩大到轨到轨。还引入了一种新颖的自调节方法来补偿PMOS和NMOS差分对的不同输入输出特性。然后,以0.18μmCMOS工艺设计和制造一个低压8位80 MSample / s折叠/内插ADC。在低至1.2 V的电源电压下工作,测量结果表明INL低于±0.55 LSB,在80 MHz采样频率下的SNDR为43.5 dB,功耗仅为30 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号