首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A high speed programmable focal-plane SIMD vision chip
【24h】

A high speed programmable focal-plane SIMD vision chip

机译:高速可编程重点计划Sindh VCion芯片

获取原文
获取原文并翻译 | 示例

摘要

A high speed analog VLSI image acquisition and low-level image processing system is presented. The architecture of the chip is based on a dynamically reconfigurable SIMD processor array. The chip features a massively parallel architecture enabling the computation of programmable mask-based image processing in each pixel. Each pixel include a photodiode, an amplifier, two storage capacitors, and an analog arithmetic unit based on a four-quadrant multiplier architecture. A 64 × 64 pixel proof-of-concept chip was fabricated in a 0.35 μm standard CMOS process, with a pixel size of 35 μm × 35 μm. The chip can capture raw images up to 10,000 fps and runs low-level image processing at a framerate of 2,000–5,000 fps.
机译:提出了一种高速模拟VLSI图像采集和底层图像处理系统。该芯片的架构基于可动态重新配置的SIMD处理器阵列。该芯片具有大规模并行架构,可在每个像素中计算基于可编程掩模的图像处理。每个像素包括一个光电二极管,一个放大器,两个存储电容器以及一个基于四象限乘法器架构的模拟算术单元。采用0.35μm标准CMOS工艺制造了64×64像素的概念验证芯片,像素尺寸为35μm×35μm。该芯片可以捕获高达10,000 fps的原始图像,并以2,000–5,000 fps的帧速率运行低级图像处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号