首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A 90-nm CMOS, 8-bit pipeline ADC with 60-MHz bandwidth and 125-MS/s or 250-MS/s sampling frequency
【24h】

A 90-nm CMOS, 8-bit pipeline ADC with 60-MHz bandwidth and 125-MS/s or 250-MS/s sampling frequency

机译:具有60MHz带宽和125MS / s或250MS / s采样频率的90nm CMOS,8位流水线ADC

获取原文
获取原文并翻译 | 示例

摘要

In this paper a dual operating mode 8-bit, 1.1-V pipeline ADC for Gigabit Ethernet applications is presented. In the two operating modes, the ADC features different sampling frequency (125 and 250 MHz) and power consumption (9.4 and 22.8 mW). Considering a signal bandwidth of 60 MHz in both operating modes, as required by the Gigabit Ethernet standard, the ADC achieves a SNDR always larger than 39.4 dB at 125 MHz and 38.7 dB at 250 MHz (6.25-bit and 6.13-bit ENOB, respectively), with a FoM of 0.84 pJ/conv at 125 MHz and 2.2 pJ/conv at 250 MHz. The ENOB achieved is mainly limited by clock jitter. The ADC is fabricated with a 90-nm CMOS technology, with an active area of 1.25 × 0.65 mm2.
机译:本文介绍了适用于千兆位以太网应用的双工作模式8位1.1V流水线ADC。在两种工作模式下,ADC具有不同的采样频率(125和250 MHz)和功耗(9.4和22.8 mW)。考虑到千兆以太网标准要求的两种工作模式下的信号带宽均为60 MHz,ADC的SNDR在125 MHz时始终大于39.4 dB,在250 MHz时始终大于38.7 dB(分别为6.25位和6.13位ENOB) ),FoM在125 MHz下为0.84 pJ / conv,在250 MHz下为2.2 pJ / conv。实现的ENOB主要受时钟抖动限制。该ADC采用90 nm CMOS技术制造,有效面积为1.25×0.65 mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号