首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A 22 mW 512 MHz CMOS continuous time sigma delta ADC in 1.2 V with 16 MHz signal bandwidth and 70 dB dynamic range
【24h】

A 22 mW 512 MHz CMOS continuous time sigma delta ADC in 1.2 V with 16 MHz signal bandwidth and 70 dB dynamic range

机译:一个22 mW 512 MHz CMOS连续时间sigma delta ADC,电压为1.2 V,信号带宽为16 MHz,动态范围为70 dB

获取原文
获取原文并翻译 | 示例

摘要

A wide bandwidth continuous time sigma delta analog-to-digital conversion is implemented in 130 nm process. The circuit is targeted for wide bandwidth applications such as video or wireless base-stations. The third-order continuous time sigma delta modulator comprises a third-order RC operational-amplifier-based loop filter and 3-bit internal quantizer operated at 512 MHz clock frequency. To reduce the clock jitter sensitivity, nonreturn-to-zero DAC pulse shaping is used. The excess loop delay is set to half the sampling period of the quantizer, and the degradation of modulator stability due to excess loop delay is avoided with this architecture. The sigma delta ADC achieves a 60 dB SNR and a 59.3 dB signal-to-noise-plus-distortion ratio over a 16 MHz signal band at an oversampling ratio of 16. The power consumption of the continuous time sigma delta modulator is 22 mW from the 1.2 V supply.
机译:在130 nm工艺中实现了宽带连续时间sigma delta模数转换。该电路面向宽带应用,例如视频或无线基站。该三阶连续时间西格玛德尔塔调制器包括一个基于三阶RC运算放大器的环路滤波器和以512 MHz时钟频率运行的3位内部量化器。为了降低时钟抖动灵敏度,使用了非归零DAC脉冲整形。多余的环路延迟设置为量化器采样周期的一半,使用这种体系结构可以避免由于多余的环路延迟而导致的调制器稳定性下降。 Σ-ΔADC在16 MHz的信号频带上以16的过采样率实现60 dB SNR和59.3 dB信噪比-失真比。连续时间Σ-Δ调制器的功耗为22 mW, 1.2 V电源。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号