首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design and analysis of folded cascode OTAs using Gm/Id methodology based on flicker noise reduction
【24h】

Design and analysis of folded cascode OTAs using Gm/Id methodology based on flicker noise reduction

机译:基于闪烁噪声降低的Gm / Id方法折叠共源共栅OTA设计与分析

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a new methodology for design of folded cascode (FC) and recycling folded cascode (RFC) OTAs based on 1/f noise reduction is presented. With a new formulation for input referred flicker noise based on Gm/Id characteristic in all operation regions significantly enhance of the noise performance is achieved. Also, this technique leads to the larger DC gain and gain-bandwidth, and phase margin degeneration. The amplifiers were simulated in the 0.18 μm CMOS technology and the simulation results confirm the theoretical analyses. Proposed design methodology exhibits 50 % reduction of input voltage noise @ 1 Hz for RFC compared to the FC amplifier, without increasing the power consumption and silicon area.
机译:本文提出了一种基于1 / f降噪设计折叠级联(FC)和回收折叠级联(RFC)OTA的新方法。采用一种基于Gm / Id特性的输入参考闪烁噪声的新公式,可以在所有工作区域中显着提高噪声性能。同样,这种技术导致更大的直流增益和增益带宽以及相位裕量退化。放大器在0.18μmCMOS技术中进行了仿真,仿真结果证实了理论分析。与FC放大器相比,建议的设计方法在RFC上将RFC的输入电压噪声降低了1%(50%),而没有增加功耗和硅面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号