首页> 外文期刊>IEEE Transactions on Advanced Packaging >A CAD Methodology and Tool for the Characterization of Wide On-Chip Buses
【24h】

A CAD Methodology and Tool for the Characterization of Wide On-Chip Buses

机译:用于表征大型片上总线的CAD方法和工具

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we describe a GAD methodology for the full electrical characterization of high-performance, on-chip data buses. The goal of this methodology is to allow the accurate modeling and analysis of wide, on-chip data buses as early as possible in the design cycle. The modeling is based on a manufacturing (rather than design-manual) description of the back-end-of-the-line (BEOL) cross section of a given technology and on a full, yet contained, description of the power-ground mesh in which the data bus is embedded. One major aspect of the resulting electrical models is that they allow the designer to evaluate the wide bus from the three viewpoints of signal timing, crosstalk (both inductive and capacitive), and common-mode signal integrity. Another major aspect is that they take into account such important high-frequency phenomena as the dependence of the current return-path resistance on frequencies. The CAD methodology described in this paper has been extensively correlated with on-chip hardware measurements.
机译:在本文中,我们描述了一种GAD方法,可对高性能,片上数据总线进行全面的电气特性分析。这种方法的目标是在设计周期内尽可能早地对宽泛的片上数据总线进行准确的建模和分析。建模基于给定技术的后端(BEOL)横截面的制造(而不是设计手册)描述,以及电源接地网格的完整但包含的描述其中嵌入了数据总线。最终的电气模型的一个主要方面是,它们允许设计人员从信号时序,串扰(感性和容性)以及共模信号完整性的三个角度评估宽带总线。另一个主要方面是,它们考虑了重要的高频现象,例如电流返回路径电阻对频率的依赖性。本文所述的CAD方法已与片上硬件测量广泛相关。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号