...
首页> 外文期刊>ACM transactions on reconfigurable technology and systems >Optimized System-on-Chip Integration of a Programmable ECC Coprocessor
【24h】

Optimized System-on-Chip Integration of a Programmable ECC Coprocessor

机译:可编程ECC协处理器的优化片上系统集成

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Most hardware/software (HW/SW) codesigns of Elliptic Curve Cryptography have focused on the computational aspect of the ECC hardware, and not on the system integration into a System-on-Chip (SoC) architecture. We study the impact of the communication link between CPU and coprocessor hardware for a typical ECC design, and demonstrate that the SoC may become performance-limited due to coprocessor data- and instruction-transfers. A dual strategy is proposed to remove the bottleneck: introduction of control hierarchy as well as local storage. The performance of the ECC coprocessor can be almost independent of the selection of bus protocols. Besides performance, the proposed ECC coprocessor is also optimized for scalability. Using design space exploration of a large number of system configurations of different architectures, our proposed ECC coprocessor architecture enables trade-offs between area, speed, and security.
机译:椭圆曲线密码术的大多数硬件/软件(HW / SW)代码都集中在ECC硬件的计算方面,而不是系统集成到片上系统(SoC)架构中。我们研究了CPU和协处理器硬件之间的通信链接对典型ECC设计的影响,并证明SoC可能由于协处理器数据和指令传输而变得性能受到限制。提出了双重策略来消除瓶颈:引入控制层次结构以及本地存储。 ECC协处理器的性能几乎与总线协议的选择无关。除了性能,建议的ECC协处理器还针对可伸缩性进行了优化。通过对不同体系结构的大量系统配置进行设计空间探索,我们提出的ECC协处理器体系结构可以在面积,速度和安全性之间进行权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号