首页> 外文期刊>ACM transactions on reconfigurable technology and systems >Design Tools for Implementing Self-Aware and Fault-Tolerant Systems on FPGAs
【24h】

Design Tools for Implementing Self-Aware and Fault-Tolerant Systems on FPGAs

机译:在FPGA上实现自我感知和容错系统的设计工具

获取原文
获取原文并翻译 | 示例
           

摘要

To fully exploit the capabilities of runtime reconflgurable FPGAs in self-aware systems, design tools are required that exceed the capabilities of present vendor design tools. Such tools must allow the implementation of scalable reconflgurable systems with various different partial modules that might be loaded to different positions of the device at runtime. This comprises several complex tasks, including floorplanning, communication architecture synthesis, physical constraints generation, physical implementation, and timing verification all the way down to the final bitstream generation. In this article, we present how our GoAhead framework helps in implementing self-aware systems on FPGAs with a minimum of user interaction.
机译:为了在自知系统中充分利用运行时可配置FPGA的功能,需要的设计工具必须超过当前供应商设计工具的能力。此类工具必须允许使用可在运行时加载到设备的不同位置的各种不同的部分模块来实现可伸缩的可重新配置系统。这包括几个复杂的任务,包括布局规划,通信体系结构综合,物理约束生成,物理实现以及一直到最终比特流生成的时序验证。在本文中,我们介绍了GoAhead框架如何以最少的用户交互作用帮助在FPGA上实现自知系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号