首页> 外文学位 >Techniques for timing closure on high-speed Field Programmable Gate Arrays.
【24h】

Techniques for timing closure on high-speed Field Programmable Gate Arrays.

机译:高速现场可编程门阵列上时序闭合的技术。

获取原文
获取原文并翻译 | 示例

摘要

The Field Programmable Gate Array (FPGA) has become a popular implementation medium for digital circuits due to its ability to be configured to realize a variety of different circuits. Although the configurable nature of FPGAs is very attractive, circuits implemented in FPGAs are almost an order of magnitude slower than their ASIC counterparts. Thus it has become increasingly difficult for users to realize realistic timing constraints for FPGA implementations. This is usually referred to as the “timing closure” problem.; This thesis investigates methods for achieving timing closure for FPGA based designs. Two main techniques are studied in this dissertation. The first studies the effects of creating arbitrary mappings between the logical and physical hierarchy of a design. This method has shown an average of 12% speed improvement when used to map critical sections of logic to fast physical regions on the target device. The second technique tightly integrates netlist optimizations with the placement and routing steps of the FPGA CAD flow. The circuit is restructured with a suite of timing-driven optimizations to better cope with the routing delays inherent in FPGAs. The suite of optimizations includes sequential retiming, Shannon's decomposition theorem, and clock skew optimization. Each technique is applicable, depending on circuit characteristics, or they may all be used in concert. These restructuring techniques have shown an average speedup of up to 25%.
机译:现场可编程门阵列(FPGA)已成为数字电路的流行实现介质,因为它具有被配置为实现各种不同电路的能力。尽管FPGA的可配置性非常吸引人,但用FPGA实现的电路比其ASIC电路慢了一个数量级。因此,用户越来越难以实现FPGA实现的实际时序约束。这通常被称为“定时关闭”问题。本文研究了实现基于FPGA设计的时序收敛的方法。本文研究了两种主要技术。第一部分研究在设计的逻辑和物理层次之间创建任意映射的影响。当用于将逻辑的关键部分映射到目标设备上的快速物理区域时,此方法显示出平均12%的速度提高。第二种技术将网表优化与FPGA CAD流程的布局和布线步骤紧密集成在一起。该电路采用一组时序驱动的优化结构进行了重组,以更好地应对FPGA固有的布线延迟。优化套件包括顺序重定时,香农分解定理和时钟偏斜优化。每种技术都是适用的,具体取决于电路特性,或者它们可以一起使用。这些重组技术已显示出平均加速高达25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号