首页> 外文学位 >Design and implementation of a low-power SOI CMOS receiver.
【24h】

Design and implementation of a low-power SOI CMOS receiver.

机译:低功耗SOI CMOS接收器的设计和实现。

获取原文
获取原文并翻译 | 示例

摘要

There is a strong demand for wireless communications in civilian and military applications, and space explorations. This work attempts to implement a low-power, high-performance fully-integrated receiver for deep space communications using Silicon on Insulator (SOI) CMOS technology. Design and implementation of a UHF low-IF receiver front-end in a 0.35-mum SOI CMOS technology are presented. Problems and challenges in implementing a highly integrated receiver at UHF are identified. Low-IF architecture, suitable for low-power design, has been adopted to mitigate the noise at the baseband. Design issues of the receiver building blocks including single-ended and differential LNA's, passive and active mixers, and variable gain/bandwidth complex filters are discussed. The receiver is designed to have a variable conversion gain of more than 100 dB with a 70 dB image rejection and a power dissipation of 45 mW from a 2.5-V supply. Design and measured performance of the LNA's, and the mixer are presented. Measurement results of RF front-end blocks including a single-ended LNA, a differential LNA, and a double-balanced mixer demonstrate the low power realizability of RF front-end circuits in SOI CMOS technology. We also report on the design and simulation of the image-rejecting complex IF filter and the full receiver circuit. Gain, noise, and linearity performance of the receiver components prove the viability of fully integrated low-power receivers in SOI CMOS technology.
机译:在民用和军事应用以及太空探索中对无线通信有强烈的需求。这项工作试图使用绝缘体上硅(SOI)CMOS技术为深空通信实现低功耗,高性能的全集成接收器。介绍了采用0.35毫米SOI CMOS技术的UHF低中频接收机前端的设计和实现。确定了在UHF上实现高度集成的接收机的问题和挑战。已采用适合低功耗设计的低中频架构来减轻基带的噪声。讨论了接收机构建模块的设计问题,包括单端和差分LNA,无源和有源混频器以及可变增益/带宽复数滤波器。接收器设计为具有超过100 dB的可变转换增益,并具有70 dB的镜像抑制能力和2.5 V电源的45 mW功耗。介绍了LNA和混频器的设计和测量性能。包括单端LNA,差分LNA和双平衡混频器在内的RF前端模块的测量结果证明了SOI CMOS技术中RF前端电路的低功耗可实现性。我们还报告了镜像抑制复合IF滤波器和整个接收器电路的设计和仿真。接收器组件的增益,噪声和线性性能证明了SOI CMOS技术中完全集成的低功耗接收器的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号