首页> 外文学位 >Design of high speed folding and interpolating analog-to-digital converter.
【24h】

Design of high speed folding and interpolating analog-to-digital converter.

机译:高速折叠和内插模数转换器的设计。

获取原文
获取原文并翻译 | 示例

摘要

High-speed and low resolution analog-to-digital converters (ADC) are key elements in the read channel of optical and magnetic data storage systems. The required resolution is about 6--7 bits while the sampling rate and effective resolution bandwidth requirements increase with each generation of storage system. Folding is a technique to reduce the number of comparators used in the flash architecture. By means of an analog preprocessing circuit in folding A/D converters the number of comparators can be reduced significantly. Folding architectures exhibit low power and low latency as well as the ability to run at high sampling rates. Folding ADCs employing interpolation schemes to generate extra folding waveforms are called "Folding and Interpolating ADC" (F&I ADC).; The aim of this research is to increase the input bandwidth of high speed conversion, and low latency F&I ADC. Behavioral models are developed to analyze the bandwidth limitation at the architecture level. A front-end sample-and-hold unit is employed to tackle the frequency multiplication problem, which is intrinsic for all F&I ADCs. Current-mode signal processing is adopted to increase the bandwidth of the folding amplifiers and interpolators, which are the bottleneck of the whole system. An operational transconductance amplifier (OTA) based folding amplifier, current mirror-based interpolator, very low impedance fast current comparator are proposed and designed to carry out the current-mode signal processing. A new bit synchronization scheme is proposed to correct the error caused by the delay difference between the coarse and fine channels.; A prototype chip was designed and fabricated in 0.35mum CMOS process to verify the ideas. The S/H and F&I ADC prototype is realized in 0.35mum double-poly CMOS process (only one poly is used). Integral nonlinearity (INL) is 1.0 LSB and Differential nonlinearity (DNL) is 0.6 LSB at 110 KHz. The ADC occupies 1.2mm2 active area and dissipates 200mW (excluding 70mW of S/H) from 3.3V supply. At 300MSPS sampling rate, the ADC achieves no less than 6 ENOB with input signal lower than 60MHz. It has the highest input bandwidth of 60MHz reported in the literature for this type of CMOS ADC with similar resolution and sample rate.
机译:高速和低分辨率模数转换器(ADC)是光学和磁性数据存储系统读取通道中的关键元素。所需的分辨率大约为6--7位,而随着存储系统的每一代,采样率和有效分辨率带宽要求也随之提高。折叠是一种减少闪存体系结构中使用的比较器数量的技术。通过折叠式A / D转换器中的模拟预处理电路,可以大大减少比较器的数量。折叠式架构表现出低功耗和低延迟以及以高采样率运行的能力。使用插值方案生成额外的折叠波形的折叠ADC称为“折叠和插值ADC”(F&I ADC)。这项研究的目的是增加高速转换和低延迟F&I ADC的输入带宽。开发行为模型以在体系结构级别分析带宽限制。前端采样保持单元用于解决倍频问题,这是所有F&I ADC固有的。采用电流模式信号处理来增加折叠放大器和内插器的带宽,这是整个系统的瓶颈。提出并设计了一种基于运算跨导放大器(OTA)的折叠放大器,基于电流镜的内插器,超低阻抗快速电流比较器来进行电流模式信号处理。提出了一种新的比特同步方案,以纠正由粗略通道和精细通道之间的延迟差异引起的误差。设计了原型芯片,并采用0.35μmCMOS工艺进行了验证。 S / H和F&I ADC原型通过0.35微米的双多晶硅CMOS工艺实现(仅使用一个多晶硅)。在110 KHz时,积分非线性(INL)为1.0 LSB,微分非线性(DNL)为0.6 LSB。 ADC占据1.2mm2的有效面积,并通过3.3V电源消耗200mW(不包括70mW的S / H)。在300MSPS采样率下,ADC的输入信号低于60MHz时,ADC达到6 ENOB以上。对于类似的分辨率和采样率的此类CMOS ADC,它具有文献报道的60MHz的最高输入带宽。

著录项

  • 作者

    Li, Yunchu.;

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2003
  • 页码 177 p.
  • 总页数 177
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术 ;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号