首页> 外文学位 >An 8-bit 2-GSample/s folding-interpolating analog-to-digital converter for LMDS applications.
【24h】

An 8-bit 2-GSample/s folding-interpolating analog-to-digital converter for LMDS applications.

机译:用于LMDS应用的8位2GSample / s折叠内插模数转换器。

获取原文
获取原文并翻译 | 示例

摘要

Local multi-point distribution system (LMDS) is a terrestrial cellular broadband communication system operating in the 28 GHz band. LMDS provides two-way wireless transmission for data, video and voice and allows for interactive services.; This thesis deals with the design and implementation of a high speed high resolution analog-to-digital converter (ADC) which is an essential component in a direct IF sampling receiver for the base station of LMDS wireless communication systems. The ADC features an 8-bit resolution, a 2-GSample/s sampling rate and is implemented in a 0.5 mum BiCMOS SiGe process with a unity gain cut off frequency of 47 GHz. A folding-interpolating architecture is used in the converter to provide the GHz sampling rate, wide bandwidth and high resolution as well as reduce the power dissipation and chip area of the circuit.; The 8-bit, 2-GSample/s A/D converter consists of a track-and-hold amplifier, a reference ladder, four folding amplifiers, a comparator array, a digital encoder including an XOR array and a 31-to-5 ROM and a coarse quantizer. The chip area is 3.5 x 3.5 mm2 including pads and buffer circuits. The ADC exhibits a maximum signal-to-noise and distortion ratio (SNDR) of 47 dB corresponds to an effective number of bits (SNOB) of 7.45 bits and an effective resolution bandwidth (ERBW) of 700 MHz. The circuit demonstrates a maximum differential nonlinearity (DNL) and integral nonlinearity (INL) of 0.5 and 1 LSB, respectively. The chip consumes 3.5 W from a single -3.3 V power supply. The ADC exceeds the LMDS architecture specifications and is the highest performance GSample/s ADC reported to date.
机译:本地多点分发系统(LMDS)是在28 GHz频带中运行的地面蜂窝宽带通信系统。 LMDS为数据,视频和语音提供双向无线传输,并允许交互式服务。本文研究了高速高分辨率模数转换器(ADC)的设计和实现,该ADC是LMDS无线通信系统基站直接IF采样接收机中的重要组成部分。该ADC具有8位分辨率,2 GSample / s采样率,并采用0.5um BiCMOS SiGe工艺实现,其单位增益截止频率为47 GHz。转换器采用折叠插值架构,以提供GHz采样率,宽带宽和高分辨率,并减少电路的功耗和芯片面积。 8位2GSample / s A / D转换器包括一个采样保持放大器,一个参考梯形,四个折叠放大器,一个比较器阵列,一个包含XOR阵列和31至5的数字编码器ROM和粗略量化器。芯片面积为3.5 x 3.5 mm2,包括焊盘和缓冲电路。 ADC的最大信噪比和失真比(SNDR)为47 dB,对应的有效位数(SNOB)为7.45位,有效分辨率带宽(ERBW)为700 MHz。该电路显示最大微分非线性(DNL)和积分非线性(INL)分别为0.5和1 LSB。该芯片通过-3.3 V单电源消耗3.5 W功率。该ADC超出LMDS体系结构规格,是迄今为止报道的性能最高的GSample / s ADC。

著录项

  • 作者

    Vessal, Farhang.;

  • 作者单位

    University of Toronto (Canada).;

  • 授予单位 University of Toronto (Canada).;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2004
  • 页码 102 p.
  • 总页数 102
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号