首页> 外文学位 >SystemC TLM2.0 Modeling of Network-on-Chip Architecture.
【24h】

SystemC TLM2.0 Modeling of Network-on-Chip Architecture.

机译:片上网络体系结构的SystemC TLM2.0建模。

获取原文
获取原文并翻译 | 示例

摘要

Network-on-Chip (NoC) architectures have emerged as the solution to the on-chip communication challenges of multi-core embedded processor architectures. Design space exploration and performance evaluation of a NoC design requires fast simulation infrastructure. Simulation of register transfer level model of NoC is too slow for any meaningful design space exploration. One of the solutions to reduce the speed of simulation is to increase the level of abstraction. SystemC TLM2.0 provides the capability to model hardware design at higher levels of abstraction with trade-off of simulation speed and accuracy. In this thesis, SystemC TLM2.0 models of NoC routers are developed at three levels of abstraction namely loosely-timed, approximately-timed, and cycle accurate. Simulation speed and accuracy of these three models are evaluated by a case study of a 4x4 mesh NoC.
机译:片上网络(NoC)架构已成为解决多核嵌入式处理器架构的片上通信难题的解决方案。 NoC设计的设计空间探索和性能评估需要快速的仿真基础架构。对于任何有意义的设计空间探索,NoC的寄存器传输级别模型的仿真都太慢。降低仿真速度的解决方案之一是提高抽象级别。 SystemC TLM2.0提供了在较高抽象层上对硬件设计进行建模的能力,同时需要权衡仿真速度和准确性。本文从三个方面来开发NoC路由器的SystemC TLM2.0模型,即松散定时,近似定时和周期精确。通过4x4网格NoC的案例研究评估了这三个模型的仿真速度和准确性。

著录项

  • 作者单位

    Arizona State University.;

  • 授予单位 Arizona State University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 M.S.
  • 年度 2012
  • 页码 67 p.
  • 总页数 67
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号