首页> 外文学位 >Self -timed techniques in digital signal processing.
【24h】

Self -timed techniques in digital signal processing.

机译:数字信号处理中的自定时技术。

获取原文
获取原文并翻译 | 示例

摘要

This thesis describes the design and measurement of two asynchronous self-timed systems fabricated in a TSMC 0.25 mum CMOS technology. Both designs focus on digital signal processing applications and on achieving power-efficient computation by leveraging the unique characteristics of self-timed systems.;The first design trades off power and performance through dynamic adjustment of the supply voltage. As there is no global clock, halting the system and reestablishing the clock signal is not required to dynamically adjust the supply voltage. In fact, the system continues to operate during supply voltage transients. Combined with an on-chip power management system including on-chip de-dc conversion, the supply voltage is adjusted to just meet software-specified performance requirements. Measurement results demonstrate that the system functions across a supply range from 2.5 V to 650 mV, operating at 770 MHz and 47.5 MHz and dissipating 195 mW and 850 muW at these supply voltage extremes, respectively.;In the second chip, a continuous-time programmable digital FIR filter is designed to process an audio signal in a continuous-time, discrete-amplitude manner. The filter combines an asynchronous ADC, an asynchronous digital processing block, and an asynchronous DAC. The asynchronous ADC in the system generates a "sample" from the incoming signal when the signal crosses a quantization level. The dynamically varying "sample rate" that results leads to dynamic power dissipation in the digital filter that is directly proportional to the incoming signal bandwidth. In addition, as there is no sampling, aliasing is eliminated and in-band quantization error is reduced. Measurement results demonstrate that power dissipation scales with the incoming signal frequency (278.0 mW at 22 kHz and 42.2 mW at 1 kHz). An output spectrum is generated that is characterized only by harmonic distortion.
机译:本文介绍了两种采用台积电0.25微米CMOS技术制造的异步自定时系统的设计和测量。两种设计均专注于数字信号处理应用,并致力于通过利用自定时系统的独特特性实现高能效计算。第一种设计通过动态调节电源电压来权衡功率和性能。由于没有全局时钟,因此无需停止系统并重新建立时钟信号即可动态调整电源电压。实际上,系统在电源电压瞬变期间继续运行。结合包括片上de-dc转换的片上电源管理系统,可调节电源电压,以满足软件指定的性能要求。测量结果表明,该系统可在2.5 V至650 mV的电源范围内工作,工作于770 MHz和47.5 MHz并在这些电源极端电压下分别耗散195 mW和850μW。在第二个芯片中,连续时间可编程数字FIR滤波器设计为以连续时间,离散幅度方式处理音频信号。该滤波器结合了异步ADC,异步数字处理模块和异步DAC。当信号超过量化级别时,系统中的异步ADC会根据输入信号生成“样本”。动态变化的“采样率”导致数字滤波器中的动态功耗与输入信号带宽成正比。另外,由于没有采样,因此消除了混叠,并减少了带内量化误差。测量结果表明,功耗随输入信号频率而变化(22 kHz时为278.0 mW,1 kHz时为42.2 mW)。产生仅以谐波失真为特征的输出频谱。

著录项

  • 作者

    Li, Yee.;

  • 作者单位

    Columbia University.;

  • 授予单位 Columbia University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2005
  • 页码 143 p.
  • 总页数 143
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号