首页> 外文学位 >Low-power VLSI design under multiple sources of uncertainty.
【24h】

Low-power VLSI design under multiple sources of uncertainty.

机译:多种不确定因素下的低功耗VLSI设计。

获取原文
获取原文并翻译 | 示例

摘要

While technology scaling has enabled the design of complex information systems, uncertainty in the VLSI design process has emerged as one of the significant challenges to the successful application of these systems in the nanometer regime. This loss of predictability is primarily due to process variations that occur due to a mismatch between the manufactured parameters on the chip and the design specifications. Larger numbers of transistors combined with high area densities have resulted in wires being in close proximity of one another thereby producing increased amounts of signal interference. In addition, for future technologies, soft errors arising due to cosmic particle strikes significantly influences the signal integrity of the chip.; At the same time, chip power consumption has increased exponentially over the past few technology nodes. For sub-100nm feature sizes, leakage constitutes a major fraction of the total power dissipation. The presence of variability further exacerbates this problem since leakage current has exponential relationships with the process parameters. It has therefore become necessary to consider power consumption as a first-class design constraint in CMOS design.; In our research, we focus on the modeling and design of low-power VLSI systems while accounting for multiple sources of uncertainty. First, we present a statistical chip-leakage current model that describes the dependence of the leakage current distribution on different process parameters. Using this model, we then develop an integrated approach for parametric yield analysis when both frequency and power limits are imposed on a design. Next, we present two approaches towards low-power interconnect design. For on-chip busses, we propose a method that combines bus encoding and selective use of dual-Vth devices to minimize the total (dynamic and leakage) power. For short-range signal nets we present a buffer insertion algorithm that produces entire tradeoff surfaces so that the designer can pick an optimal solution point. Finally, we present an efficient linear-time algorithm for soft-error rate (SER) analysis of combinational logic circuits. We use this analysis engine to propose sensitivity-based optimization approaches for mitigating logic SER at the circuit level.
机译:尽管技术的扩展已使复杂的信息系统的设计成为可能,但VLSI设计过程中的不确定性已成为成功将这些系统应用于纳米技术的重大挑战之一。这种可预测性的损失主要是由于芯片上制造的参数与设计规范之间不匹配而导致的工艺变化。大量的晶体管与高的面积密度相结合,导致导线彼此非常靠近,从而产生了更多的信号干扰。此外,对于未来的技术,由于宇宙粒子撞击而产生的软错误会严重影响芯片的信号完整性。同时,在过去的几个技术节点中,芯片功耗已成倍增加。对于小于100nm的特征尺寸,泄漏占总功耗的很大一部分。由于泄漏电流与过程参数具有指数关系,因此可变性的存在进一步加剧了该问题。因此,有必要将功耗视为CMOS设计中的一流设计约束。在我们的研究中,我们专注于低功耗VLSI系统的建模和设计,同时考虑了多种不确定性来源。首先,我们介绍了一种统计的芯片泄漏电流模型,该模型描述了泄漏电流分布对不同工艺参数的依赖性。然后,使用该模型,当在设计上同时施加频率和功率限制时,我们将开发出一种用于参数成品率分析的集成方法。接下来,我们介绍两种低功耗互连设计方法。对于片上总线,我们提出了一种结合总线编码和选择性使用双Vth器件以最小化总(动态和泄漏)功率的方法。对于短距离信号网,我们提出了一种缓冲区插入算法,该算法可以产生整个折衷曲面,以便设计人员可以选择最佳的求解点。最后,我们提出了一种有效的线性时间算法,用于组合逻辑电路的软错误率(SER)分析。我们使用此分析引擎来提出基于灵敏度的优化方法,以减轻电路级的逻辑SER。

著录项

  • 作者

    Rao, Rajeev Raghavendra.;

  • 作者单位

    University of Michigan.;

  • 授予单位 University of Michigan.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2006
  • 页码 167 p.
  • 总页数 167
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 无线电电子学、电信技术;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号