首页> 外文会议>Workstations Moving into the Studio >PLAY: Pattern-Based Symbolic Cell Layout Part I: Transistor Placement
【24h】

PLAY: Pattern-Based Symbolic Cell Layout Part I: Transistor Placement

机译:玩:基于模式的符号单元布局第一部分:晶体管放置

获取原文
获取原文并翻译 | 示例

摘要

This paper describes an approach to symbolic transistor placement from a CMOS circuit net-list as part of an automatic custom cell layout system, PLAY. It consists of two parts, extraction and refinement. The extraction process defines a set of patterns using local connection relationships. Refinement procedures assign topological attributes to each transistor through these patterns and relationships along with other heuristic knowledge. This paradigm provides a new way to embed designers' knowledge for circuit layout. Although only CMOS circuit layout placements are demonstrated, this approach can readily be extended to other technologies. Comparison between PLAY and manual design results is also reported.
机译:本文介绍了一种从CMOS电路网表中放置符号晶体管的方法,该方法是自动自定义单元布局系统PLAY的一部分。它由两部分组成,提取和精炼。提取过程使用本地连接关系定义了一组模式。优化程序通过这些模式和关系以及其他启发式知识为每个晶体管分配拓扑属性。这种范例为嵌入设计师的电路布局知识提供了一种新方法。尽管仅展示了CMOS电路布局,但该方法可以很容易地扩展到其他技术。还报告了PLAY和手动设计结果之间的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号