首页> 外文会议>Ubiquitous Convergence Technology; Lecture Notes in Computer Science; 4412 >A New Low-Power and High Speed Viterbi Decoder Architecture
【24h】

A New Low-Power and High Speed Viterbi Decoder Architecture

机译:新的低功耗和高速维特比解码器架构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a new architecture for low power and high speed viterbi decoder based on register exchange algorithm(RE). In general, the survivor memory unit (SMU) is adopted to RE method for viterbi decoder used in applications that require high speed and low latency. However, the look-ahead trace-back (LATB) method based on the RE method consumes much power due to the frequent switching -activities in register. In this paper, we propose a low power and high speed viterbi decoder that minimizes switching activities of the register used in LATB method to reduce power consumption of viterbi decoder. Because the trace bit of survivor path has a characteristic that the bit value converges into one of 0 or 1, we didn't restore the trace bit to the register of the next stage but to that of the current stage. Simulation results show that the proposed low power and high speed viterbi decoder architecture can reduce switching activities by about 72% in comparison with the conventional LATB architecture using RE method when SNR is 5dB.
机译:本文提出了一种基于寄存器交换算法(RE)的低功耗高速维特比解码器新架构。通常,在要求高速和低延迟的应用中使用的维特比解码器的RE方法中,幸存者存储单元(SMU)被采用为RE方法。然而,由于寄存器中频繁的开关活动,基于RE方法的前瞻性追溯(LATB)方法消耗大量功率。在本文中,我们提出了一种低功耗,高速的维特比解码器,该解码器可最大程度地减少LATB方法中使用的寄存器的开关活动,从而降低维特比解码器的功耗。由于幸存路径的跟踪位具有位值收敛为0或1的特性,因此我们没有将跟踪位恢复到下一级的寄存器,而是恢复到当前级的寄存器。仿真结果表明,当信噪比为5dB时,与采用RE方法的传统LATB架构相比,该低功耗高速维特比解码器架构可将开关活动减少约72%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号