首页> 外文会议>Symposium Proceedings vol.830; Symposium on Materials and Processes for Nonvolatile Memories; 20041130-1202; Boston,MA(US) >Characterization of Electronic Charged States of Silicon Nanocrystals as a Floating Gate in MOS Structures
【24h】

Characterization of Electronic Charged States of Silicon Nanocrystals as a Floating Gate in MOS Structures

机译:MOS结构中作为浮栅的硅纳米晶体的带电态的表征

获取原文
获取原文并翻译 | 示例

摘要

We have studied capacitance-voltage (C-V) and displacement current-voltage characteristics of MOS capacitors with Si nanocrystals embedded in the gate oxide as a floating gate in dark and under visible light illumination at room temperature to gain a better understanding of discrete charged states of the Si-dots floating gate. The Si-dots floating gate with a dot density of 2.8 x 10~(11) cm~(-2) and an average dot size of 8nm was fabricated on ~ 2.8nm-thick thermally-grown SiO_2 as a tunnel oxide by the thermal decomposition of SiH_4, and covered with 7.5nm-thick control oxide prepared by thermal oxidation of a-Si. C-V characteristics of Al-gate MOS capacitors on p-type and n-type Si(100) show unique hystereses due to the charging and discharging of the Si-dots floating gate with a symmetric pattern reflecting the Fermi level of the substrate, which enable us to rule out the contribution of traps with a specific energy state to the observed hystereses. For each of high-frequency C-V curves measured in dark, a single capacitance peak appears only around a flat-band voltage condition, which is attributed to the quick flat-band voltage shift caused by the collective emission of charges retaining in the Si-dots floating gate as confirmed from the corresponding displacement current peak. Under visible light illumination, another capacitance peak due to collective charge injection to the electrically neutral Si-dots floating gate becomes observable in the inversion condition governing the on-state of MOS FETs. Thus, the optimum bias conditions for dot-floating gate MOSFETs can be predicted from the capacitor characteristics measured under light illumination.
机译:我们已经研究了在室温和黑暗中以及在可见光下在室温下在黑暗中和可见光照射下,将氧化硅纳米晶体作为浮栅埋入栅极氧化物中的MOS电容器的电容电压(CV)和位移电流电压特性。硅点浮栅。在约2.8nm厚的热生长SiO_2上,通过隧穿氧化法,以2.8×10〜(11)cm〜(-2)的点密度形成了平均点尺寸为8nm的硅点浮栅。分解SiH_4,并覆盖了由a-Si热氧化制得的7.5nm厚的控制氧化物。 p型和n型Si(100)上的Al-gate MOS电容器的CV特性显示出独特的滞后现象,这是由于具有对称图案的Si-dots浮置栅极的充电和放电反映了基板的费米能级,这使得我们排除了具有特定能态的陷阱对观察到的歇斯底里的贡献。对于在黑暗中测量的每条高频CV曲线,仅在平带电压条件附近出现一个电容峰值,这归因于由于硅点中聚集的电荷集体发射而导致的快速平带电压漂移从相应的位移电流峰值确认浮栅。在可见光照射下,在控制MOS FET导通状态的反转条件下,可观察到由于集体电荷注入电中性Si点浮置栅极而引起的另一个电容峰值。因此,可以根据在光照下测得的电容器特性来预测点浮栅MOSFET的最佳偏置条件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号