首页> 外文会议>Reliability Physics Symposium (IRPS), 2012 IEEE International >SET pulse-width measurement eliminating pulse-width modulation and within-die process variation effects
【24h】

SET pulse-width measurement eliminating pulse-width modulation and within-die process variation effects

机译:SET脉宽测量消除了脉宽调制和管芯内工艺变化的影响

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a measurement circuit structure for capturing SET pulse-width suppressing pulse-width modulation and within-die process variation effects. For mitigating pulse-width modulation while maintaining area efficiency, the proposed circuit uses massively parallelized short inverter chains as a target circuit. Moreover, for each inverter chain on each die, pulse-width calibration is performed. In measurements, narrow SET pulses ranging 5 ps to 215 ps were obtained. We confirm that an overestimation of pulse-width may happen when ignoring die-to-die and within-die variation of the measurement circuit. Our evaluation results thus point out that calibration for within-die variation in addition to die-to-die variation of the measurement circuit is indispensable.
机译:本文提出了一种测量电路结构,用于捕获SET脉宽抑制脉冲宽度调制和模内工艺变化效应。为了在保持面积效率的同时减轻脉宽调制,该电路使用大规模并行化的短逆变器链作为目标电路。此外,对于每个裸片上的每个逆变器链,执行脉冲宽度校准。在测量中,获得了5 ps至215 ps的窄SET脉冲。我们确认,当忽略测量电路的芯片到芯片和芯片内变化时,可能会发生对脉冲宽度的高估。因此,我们的评估结果指出,除了测量电路的芯片间差异之外,对于芯片内差异的校准也是必不可少的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号