首页> 外文会议>Proceedings of the 2011 ACM/SIGDA international symposium on field programmable gate arrays. >FPGASort: A High Performance Sorting Architecture Exploiting Run-time Reconfiguration on FPGAs for Large Problem Sorting
【24h】

FPGASort: A High Performance Sorting Architecture Exploiting Run-time Reconfiguration on FPGAs for Large Problem Sorting

机译:FPGASort:一种高性能排序架构,利用FPGA上的运行时重新配置进行大问题排序

获取原文
获取原文并翻译 | 示例

摘要

This paper analyses different hardware sorting architectures in order to implement a highly scaleable sorter for solving huge problems at high performance up to the GB range in linear time complexity. It will be proven that a combination of a FIFO-based merge sorter and a tree-based merge sorter results in the best performance at low cost. Moreover, we will demonstrate how partial run-time reconfiguration can be used for saving almost half the FPGA resources or alternatively for improving the speed. Experiments show a sustainable sorting throughput of 2GB/s for problems fitting into the on-chip FPGA memory and 1 GB/s when using external memory. These values surpass the best published results on large problem sorting implementations on FPGAs, GPUs, and the Cell processor.
机译:本文分析了不同的硬件排序体系结构,以实现高度可缩放的排序器,以解决线性时间复杂度高达GB范围的高性能大型问题。将会证明,基于FIFO的合并分类器和基于树的合并分类器的组合可以以低成本实现最佳性能。此外,我们将演示如何使用部分运行时重新配置来节省几乎一半的FPGA资源或提高速度。实验表明,对于片上FPGA内存存在的问题,可持续的分类吞吐量为2GB / s,而使用外部存储器时,则为1 GB / s。这些值超过了在FPGA,GPU和Cell处理器上的大问题排序实现上发布的最佳结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号