首页> 外文会议>Proceedings of the 16th international ACM/SIGDA symposium on Field programmable gate arrays >Modeling routing demand for early-stage FPGA architecture development
【24h】

Modeling routing demand for early-stage FPGA architecture development

机译:为早期FPGA架构开发建模路由需求

获取原文
获取原文并翻译 | 示例

摘要

Architecture development for FPGAs has typically been a very empirical discipline, requiring the synthesis of benchmark circuits into candidate architectures. This is difficult to do in the early stages of architecture development, however, because there is no complete architecture to synthesize circuits into. The effort required to create prototype tools for nascent architectures is far too great for every new logic block or routing architecture idea, and so it would be extremely helpful to have a simple and intuitive FPGA interconnect model to guide the architect >In this paper we present such an interconnect model for island-style FPGAs, whose single output is the estimated routing demand (often referred to as W, the number of routing tracks per channel) for an FPGA as a function of several logic block, circuit and routing architecture parameters. The goal of this model is to be as simple as possible, while still accurate enough to be useful, to provide understanding and intuition on FPGA routing. Our methodology is empirical -- we propose model forms based on empirical observations, intuition and some derivation, and then fit models to experimentally generated data >We show the development of the model in stages, beginning with a fully flexible FPGA, and gradually proceeding to one which includes the key parameters that control the flexibility of FPGA routing, and one key parameter describing the logic block and another relating to the typical circuit. We then show how to use these models in early-stage architecture development to provide feedback on several aspects of logic block architecture. We also show how the model can be used to explore the routing architecture space itself and to provide an overall intuition for architecture development>>> af++ US6216257B1 . 2001-04-10

机译:FPGA装置和方法,包括用于实现配置逻辑块的可变粒度功能架构和用于在配置逻辑块之间提供可配置路由的互补可变长度互连架构

  • 机译:具有针对快速和低功耗路由而优化的混合互连资源的FPGA架构及其使用方法

  • 机译:具有针对快速和低功耗路由而优化的混合互连资源的FPGA架构及其使用方法

  • 获取原文

    客服邮箱:kefu@zhangqiaokeyan.com

    京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
    • 客服微信

    • 服务号