首页> 外文会议>Networks-on-Chip, 2009. NoCS 2009 >Comparing tightly and loosely coupled mesochronous synchronizers in a NoC switch architecture
【24h】

Comparing tightly and loosely coupled mesochronous synchronizers in a NoC switch architecture

机译:比较NoC交换机架构中紧密耦合和松耦合的同步同步器

获取原文

摘要

With the advent of networks-on-chip (NoCs), the interest for mesochronous synchronizers is again on the rise due to the intricacies of skew-controlled chip-wide clock tree distribution. Recently proposed schemes agree on a source synchronous design style with some form of ping-pong buffering to counter timing and metastability concerns. However, the integration issues of such synchronizers in a NoC setting are still largely uncovered. Most schemes are in fact placed between communicating switches, thus neglecting the abrupt increase of buffering resources needed at switch input stages. This paper goes a step forward and aims at deep integration of the synchronizer in the switch architecture, thus merging key tasks such as synchronization, buffering and flow control into a unique architecture block. This paper compares the integrated and the loosely coupled solutions from a performance and area viewpoint, while devoting special attention to their robustness with respect to physical design parameters.
机译:随着片上网络(NoC)的出现,由于偏斜控制的芯片级时钟树分布的复杂性,对同步同步器的兴趣再次上升。最近提出的方案在源同步设计风格上达成共识,并采用某种形式的乒乓缓冲来应对时序和亚稳性问题。但是,在NoC设置下,此类同步器的集成问题仍未发现。实际上,大多数方案都位于通信交换机之间,因此忽略了交换机输入级所需的缓冲资源的突然增加。本文向前迈进了一步,旨在将同步器与交换机体系结构进行深度集成,从而将关键任务(如同步,缓冲和流控制)合并到一个独特的体系结构块中。本文从性能和面积的角度比较了集成解决方案和松耦合解决方案,同时特别注意了它们在物理设计参数方面的鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号