首页> 外文会议>Microelectronics (ICM), 2011 International Conference on >An FPGA-based implementation of HW/SW architecture for CFAR radar target detector
【24h】

An FPGA-based implementation of HW/SW architecture for CFAR radar target detector

机译:CFAR雷达目标探测器的基于硬件的硬件/软件架构的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an efficient HW/SW Codesign FPGA-based architecture of B-ACOSD CFAR target detector in log normal distribution for radar system. All CFAR system modules are analyzed in order to identify the critical ones to be optimized so that the detection process will be conducted in realtime. To compel the design optimization of CFAR Architecture, we have considered the custom instruction approach offered by Altera environment. Furthermore HW/SW architecture of the CFAR detector is carried out where the NIOS II execute the software part and communicate via the Avalon switch fabric with the hardware modules represented by the custom logic components, on-chip memories, UART and JTAG interfaces. The proposed system-on-chip is validated and tested using the Stratix IV EP4SGX230KF4C2 of Altera operating at 250MHz. Using the HW/SW approach for our embedded target detection system, we improved the performance of the architecture compared to the pure software one with a total delay of 0.45 μs.
机译:本文提出了一种高效的基于硬件/软件协同设计基于FPGA的B-ACOSD CFAR目标检测器架构,其对数正态分布用于雷达系统。分析所有CFAR系统模块,以确定要优化的关键模块,以便实时进行检测过程。为了强制CFAR体系结构的设计优化,我们考虑了Altera环境提供的定制指令方法。此外,还执行CFAR检测器的硬件/软件架构,其中NIOS II执行软件部分,并通过Avalon交换结构与由定制逻辑组件,片上存储器,UART和JTAG接口表示的硬件模块进行通信。拟议的片上系统已使用运行在250MHz的Altera的Stratix IV EP4SGX230KF4C2进行了验证和测试。在嵌入式目标检测系统中使用硬件/软件方法,与纯软件相比,我们改善了架构的性能,总延迟为0.45μs。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号