【24h】

Pre-Synthesis Evaluation of Digital Bus Micro-Architectures

机译:数字总线微型建筑的综合评价

获取原文

摘要

Buses are central building blocks in the architecture of digital systems. There are numerous standards for bus architectures and evaluation metrics in terms of data transfer rate, quality of service, and latency; however, it is not common to find metrics related to the physical features of bus implementations, such as power consumption and area in terms of their microarchitecture. This paper evaluate bus micro-architectures at pre-synthesis level, allowing for the comparison of alternative circuits implementing the same standard and thus providing estimations on the power consumption and area requirements. A metric is proposed to evaluate the bus implementation and its utilization is shown with generic serial and parallel buses, based on simulations with a 0.18μm CMOS standard cell library.
机译:公共汽车是数字系统架构中的中央建筑块。在数据传输速率,服务质量和延迟方面有许多用于总线架构和评估指标的标准;然而,找到与总线实现的物理特征有关的指标,例如在其微架构方面的功耗和区域。本文在预合成水平下评估总线微架构,允许比较实现相同标准的替代电路,从而提供关于功耗和面积要求的估计。提出了一个度量来评估总线实现,并且其利用率以通用串行和并行总线示出,基于具有0.18μm的CMOS标准单元库的仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号