首页> 外文会议>International Symposium on Low Power Electronics and Design >Delayed line bus scheme: a low-power bus scheme for coupled on-chip buses
【24h】

Delayed line bus scheme: a low-power bus scheme for coupled on-chip buses

机译:延迟线路总线方案:用于耦合片上总线的低功耗总线方案

获取原文

摘要

This paper presents a comprehensive qualitative and analytical analysis of the effect of relative delay on the dissipated energy of coupled lines. Closed form expressions modeling the effect of relative delay on the dissipated energy, and the Miller coupling factor, MCF, are also presented. Skewing the worst switching case is shown to provide up to 50% reduction in energy dissipation. This observation was implemented in a low-power bus scheme, DLBS, which leads to a power reduction of up to 25%.
机译:本文介绍了相对延迟对耦合线消散能量的效果的综合定性和分析分析。还提出了封闭的形式表达,建模了相对延迟对耗散能量的影响,以及米勒耦合因子MCF。歪斜最糟糕的切换箱,可提供高达50%的能量耗散降低。该观察以低功耗总线方案DLBS实施,导致功耗高达25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号