首页> 外文会议>IEEE Asian Solid-State Circuits Conference >Area-efficient one-cycle correction scheme for timing errors in flip-flop based pipelines
【24h】

Area-efficient one-cycle correction scheme for timing errors in flip-flop based pipelines

机译:基于触发器的管道中的定时错误的区域有效的一次循环校正方案

获取原文

摘要

We propose a new timing error correction scheme for area-efficient design of flip-flop based pipeline. Key features in the proposed scheme are 1) one-cycle error correction using a new local stalling scheme and 2) selective replacement of the error detection and correction flip-flops in critical paths only. A 32-bit MIPS testchip in a 65 nm CMOS technology has been implemented as a testbed. By employing the proposed scheme in the flop-flop based pipeline, the area overhead due to the retiming process (~21%) in the previous two-phase transparent latch based scheme can be eliminated. In addition, substantial area saving (16%) can be achieved compared to the state-of-the-art flip-flop based scheme thanks to the selective replacement of the error detection and correction flip-flops.
机译:我们提出了一种新的时序纠错方案,用于基于触发器的触发器的触发流程设计。 所提出的方案中的主要特征是1)使用新的本地停滞方案的单循环纠错,2)仅在关键路径中选择性地替换错误检测和校正触发器。 在65nm CMOS技术中的32位MIPS TESTCHIP已经实现为测试平台。 通过在基于流式的管道中采用所提出的方案,可以消除由先前的两相透明锁存器方案中的重度过程(〜21%)引起的面积开销。 此外,由于选择性替换错误检测和校正触发器,可以实现大量节省的节省(16%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号