首页> 外文会议>IEEE Annual Ubiquitous Computing, Electronics and Mobile Communication Conference >A 1.2-V 6-GHz Dual-Path Charge-Pump PLL Frequency Synthesizer for Quantum Control and Readout in CMOS 65-nm Process
【24h】

A 1.2-V 6-GHz Dual-Path Charge-Pump PLL Frequency Synthesizer for Quantum Control and Readout in CMOS 65-nm Process

机译:1.2V 6-GHz双路径电荷泵PLL频率合成器,用于CMOS 65-NM过程中的量子控制和读数

获取原文

摘要

This paper presents a low jitter dual-path charge-pump phase locked loop (PLL) synthesizer in a CMOS 65-nm process for quantum readout applications. The PLL incorporates a programmable dual charge-pump and a loop filter with both proportional and integral paths that can be driven independently providing flexible control of the loop bandwidth to achieve low jitter performance. The design is implemented at 300 K and critical blocks like voltage-controlled oscillator (VCO) and charge-pump (CP) are analyzed at 77 K based on the characterized results. The LC-VCO is realized with the class-C NMOS only architecture with 5-bit coarse control and quadrature signals are generated with poly phase filter. The VCO is designed with the tuning range of 1 GHz around the center frequency of 6 GHz with Phase Noise of -123 dBc/Hz and -132 dBc/Hz at 1MHz offset at 300 K and 77 K temperature. The simulated PLL rms jitter is 125 fs at 6 GHz with a power consumption of 8 mW at the 1.2 V power supply.
机译:本文在CMOS 65-NM过程中介绍了一个低抖动双路电荷 - 泵锁相环(PLL)合成器,用于量子读出应用。 PLL包括可编程双电荷泵和环路滤波器,其具有比例和整体路径,可以独立地提供对环路带宽的灵活控制来实现低抖动性能。该设计以300k和临界块实现,如电压控制的振荡器(VCO)和电荷泵(CP),基于所表征结果分析77 k。 LC-VCO使用Class-C NMOS实现仅具有5位粗控制和正交信号的架构进行多相滤波器。 VCO设计的调谐范围为1GHz,围绕6GHz的中心频率,相位噪声为-123 dBc / Hz和-132 dBc / Hz,在300 k和77k温度下为1MHz偏移量。模拟PLL RMS抖动是125 FS,在6 GHz,1.2 V电源的功耗为8​​ MW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号