首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A high-frequency CMOS multi-modulus divider for PLL frequency synthesizers
【24h】

A high-frequency CMOS multi-modulus divider for PLL frequency synthesizers

机译:用于PLL频率合成器的高频CMOS多模分频器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A high-frequency divide-by-256-271 programmable divider is presented with the improved timing of the multi-modulus divider structure and the high-speed embedded flip-flops. The D flip-flop and logic flip-flop are proposed by using a fast pipeline technique, which contains single-phase, edge-triggered, ratioed, and high-speed technologies. The circuits achieve high-speed by reducing the capacitive load and sharing the delay between the combination logic blocks and the storage elements. By the way, it is suitable for realizing high-speed synchronous counters. The programmable divider using proposed flip-flops is measured in 0.25-μm CMOS technology with the operating clock frequency reaching as high as 4.7 GHz under the supply voltage of 3V.
机译:提出了一种高频率除以256-271的可编程分频器,并改善了多模分频器结构和高速嵌入式触发器的时序。 D触发器和逻辑触发器是使用快速流水线技术提出的,该技术包含单相,边沿触发,比率和高速技术。这些电路通过减少电容性负载并在组合逻辑块和存储元件之间共享延迟来实现高速。顺便说一下,它适合于实现高速同步计数器。使用建议的触发器的可编程分频器采用0.25μmCMOS技术测量,在3V的电源电压下,工作时钟频率高达4.7 GHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号