...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 2.4-GHz ring-oscillator-based CMOS frequency synthesizer with a fractional divider dual-PLL architecture
【24h】

A 2.4-GHz ring-oscillator-based CMOS frequency synthesizer with a fractional divider dual-PLL architecture

机译:具有分数分频器双PLL架构的基于2.4 GHz环形振荡器的CMOS频率合成器

获取原文
获取原文并翻译 | 示例

摘要

A 2.4-GHz frequency synthesizer was designed that uses a fractional divider to drive a dual-phase-locked-loop (PLL) structure, with both PLLs using only on-chip ring oscillators. The first-stage narrow-band PLL acts as a spur filter while the second-stage wide-band PLL suppresses VCO phase noise so that simultaneous suppression of phase noise and spur is achieved. A new low-power, low-noise, low-frequency ring oscillator is designed for this narrow-band PLL. The chip was designed in 0.35-Μm CMOS technology and achieves a phase noise of -97 dBc/Hz at 1-MHz offset and spurs of -55 dBc. The chip's output frequency varies from 2.4 to 2.5 GHz; the chip consumes 15 mA from a 3.3-V supply and occupies 3.7 mm°.
机译:设计了一个2.4 GHz频率合成器,该合成器使用分数分频器来驱动双锁相环(PLL)结构,两个PLL仅使用片上环形振荡器。第一级窄带PLL用作杂散滤波器,而第二级宽带PLL抑制VCO相位噪声,从而可以同时抑制相位噪声和杂散。为此窄带PLL设计了一种新型的低功耗,低噪声,低频环形振荡器。该芯片采用0.35-μmCMOS技术设计,在1MHz偏移处实现-97 dBc / Hz的相位噪声,在-55 dBc处产生杂散。芯片的输出频率从2.4到2.5 GHz不等。该芯片从3.3V电源消耗15mA电流,占地3.7mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号