【24h】

A novel FPGA design of modified residue to binary converter for three moduli set

机译:三种模型二元变换器改性残留的新型FPGA设计

获取原文

摘要

This paper proposes a novel modified reverse converter for the unrestricted moduli set. This uses to investigate the Residue Number System (RNS) to decimal equivalent binary conversion for the utilization of RNS numbers in Digital Signal Processing (DSP) applications. First, we simplify the Chinese Remainder Theorem in order to obtain a reverse converter that uses mod-(2n−1) operations. Next, we further analyze the theorem for the low complexity implementation that does not require the explicit use of modulo operation in the conversion process and we prove that theoretically speaking it outperforms state of the art equivalent converters. The proposed converter is implemented on Xilinx Spartan 3 field-programmable gate array. The results indicate that the proposal shows the better performance in conversion time, area cost and power consumption.
机译:本文提出了一种用于不受限制的Moduli集的新型改进的反转转换器。 这用于将残差编号系统(RNS)调查到十进制等效二进制转换,以利用数字信号处理(DSP)应用中的RNS编号。 首先,我们简化了中国剩余的定理,以获得使用mod-(2n− 1)操作的反转转换器。 接下来,我们进一步分析了不需要在转换过程中明确使用模数运行的低复杂性实现的定理,并且我们证明理论上讲述了最优于现有技术转换器的状态。 所提出的转换器在Xilinx Spartan 3现场可编程门阵列上实现。 结果表明,该提议表明了转换时间,面积成本和功耗的更好性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号