首页> 外文会议>IEEE International Conference on Field Programmable Technology >Sigma-Delta Based Clock Recovery Using On-chip PLL in FPGA
【24h】

Sigma-Delta Based Clock Recovery Using On-chip PLL in FPGA

机译:基于Sigma-Delta在FPGA中使用片上PLL的时钟恢复

获取原文

摘要

A clock and data recovery (CDR) circuit is proposed based on the sigma-delta quantization. The phase of the new CDR circuit is adjusted by a sigma-delta modulated reference clock that increases the stability of the system and can easily interface with PLL cores embedded in FPGAs. The approximate linear model of the proposed CDR is analyzed for SONET/SDH applications to evaluate its performance. The measurement shows that the jitter tolerance meets the ITU-T requirement with a high margin of 0.3UI. The commercial equipment has been developed using a single FPGA chip based on the SDM-CDR.
机译:基于Sigma-Delta量化提出了一个时钟和数据恢复(CDR)电路。 新的CDR电路的阶段由Sigma-Delta调制参考时钟调整,从而提高了系统的稳定性,并且可以容易地与嵌入FPGA中的PLL核心接口。 分析了CDR的近似线性模型,用于SONET / SDH应用来评估其性能。 测量表明,抖动公差满足ITU-T的要求,高度为0.3ui。 已经使用基于SDM-CDR的单个FPGA芯片开发了商业设备。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号