...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >PLL-based BiCMOS on-chip clock generator for very high-speed microprocessor
【24h】

PLL-based BiCMOS on-chip clock generator for very high-speed microprocessor

机译:基于PLL的BiCMOS片上时钟发生器,用于超高速微处理器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Described is a phase-locked loop (PLL)-based BiCMOS on-chip clock generator (PCG), which is used to generate an internal clock synchronized to a reference clock from outside the chip. In order to obtain a very wide operation bandwidth, it is proposed that the PCG include a compensation circuit for voltage-controlled oscillator (VCO) operation. The compensation circuit varies the oscillation bandwidth of the VCO according to the reference clock frequency, preventing the expected oscillation frequency from being outside the oscillation bandwidth. The PCG is designed and fabricated with 1.0 mu m BiCMOS technology, and it achieves an operation bandwidth of 3 to 90 MHz.
机译:描述了一种基于锁相环(PLL)的BiCMOS片上时钟发生器(PCG),该发生器用于从芯片外部生成与参考时钟同步的内部时钟。为了获得非常宽的工作带宽,建议PCG包括用于压控振荡器(VCO)操作的补偿电路。补偿电路根据参考时钟频率改变VCO的振荡带宽,以防止预期的振荡频率超出振荡带宽。 PCG采用1.0μmBiCMOS技术进行设计和制造,可实现3至90 MHz的工作带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号