首页> 外文会议>International Conference on Information Technology and e-Services >Process network modeling and system level performance evaluation for H.264/AVC encoder design
【24h】

Process network modeling and system level performance evaluation for H.264/AVC encoder design

机译:H.264 / AVC编码器设计的过程网络建模与系统级性能评估

获取原文

摘要

Given the substantially increasing complexity of embedded systems, the use of relatively detailed clock cycle-accurate simulators for the design-space exploration is impractical in the early design stages. Raising the abstraction level is nowadays widely seen as a solution to bridge the gap between the increasing system complexity and the low design productivity. For this, several system-level design tools and methodologies have been introduced to efficiently explore the design space of heterogeneous signal processing systems. In this paper, we demonstrate the effectiveness of the SystemC methodology for efficient system modeling and rapid performance evaluation at high abstraction level of an increasing complexity embedded media system. For this purpose, we have selected a system level design of a very high complexity media application; a H.264/AVC (Advanced Video Codec) video encoder.
机译:鉴于嵌入式系统的显着增加,使用相对详细的时钟周期准确模拟器在早期设计阶段的设计空间探索是不切实际的。 升高抽象水平现在被广泛被视为弥合弥合系统复杂性和低设计生产力之间的差距的解决方案。 为此,已经引入了几种系统级设计工具和方法以有效地探索异构信号处理系统的设计空间。 在本文中,我们展示了Systemc方法在增加复杂性嵌入式媒体系统的高抽象水平下高效系统建模和快速性能评估的有效性。 为此目的,我们选择了一个非常高的复杂性媒体应用的系统级设计; 一个H.264 / AVC(高级视频编解码器)视频编码器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号