...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >HDTV1080p H.264/AVC Encoder Chip Design and Performance Analysis
【24h】

HDTV1080p H.264/AVC Encoder Chip Design and Performance Analysis

机译:HDTV1080p H.264 / AVC编码器芯片设计与性能分析

获取原文
获取原文并翻译 | 示例

摘要

A H.264/AVC baseline-profile real-time encoder for HDTV-1080p at 30 fps is proposed in this paper. On the basis of the specifications and algorithm optimizations, the dedicated hardware engines and one 32-bit Media embedded Processor (MeP) equipped with hardware extensions are mapped into the three-stage macroblock pipelining system architecture. This paper describes the design considerations for chief components, including high throughput integer motion estimation, data reusing fractional motion estimation, and hardware friendly mode reduction for intra prediction. The 11.5 Gbps 64 Mb System-in-Silicon DRAM is embedded to alleviate the external memory bandwidth. Using TSMC one-poly six-metal 0.18 $muhbox{m}$ CMOS technology, the prototype chip is implemented with 1140 k logic gates and 108.3 KB internal SRAM. The SoC core occupies 27.1 $hbox{mm}^{2}$ die area and consumes 1.41 W at 200 MHz execution speed in typical work conditions.
机译:本文提出了一种用于HDTV-1080p的30 fps H.264 / AVC基准轮廓实时编码器。根据规范和算法优化,将专用硬件引擎和一个配备了硬件扩展的32位媒体嵌入式处理器(MeP)映射到三级宏块流水线系统体系结构中。本文介绍了主要组件的设计注意事项,包括高吞吐量整数运动估计,数据重用小数运动估计以及用于帧内预测的硬件友好模式缩减。嵌入式11.5 Gbps 64 Mb硅片系统DRAM可减轻外部存储器带宽。该原型芯片采用台积电(TSMC)单层六金属0.18μmboxCMOS技术,通过1140 k逻辑门和108.3 KB内部SRAM实现。 SoC内核占据27.1美元的裸片面积,在典型的工作条件下,在200 MHz的执行速度下消耗1.41 W的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号