首页> 外文会议>CODEC 2012;International Conference on Computers and Devices for Communication >Two New Techniques to Reduce Gate Leakage at 65 nm Technology
【24h】

Two New Techniques to Reduce Gate Leakage at 65 nm Technology

机译:两种降低65 nm技术的栅极泄漏的两种新技术

获取原文

摘要

Overall power consumption in nano-scaled device is reaching an alarming state due to the increasing trend of various leakage current. Along with dynamic power, leakage power has turned out to be a major contributor to the overall power in VLSI circuits. This problem is even more stringent in nano-scale devices according to the International Technology Roadmap for Semiconductors (ITRS). Technology advancement demands more function per device with a significant shrinking in device dimension. This turns out into degradation of device material viz, di-electric breakdown, altered component characteristics etc due to excessive heat. This demands additional cooling arrangements to keep heat to a minimal operational range. Due to increased power consumption, the battery power also gets drained at a rapid rate. This demands bulky power sources in miniature devices, which is a great hindrance in hand-held portable gadgets. Static power dissipation occurs in standby mode as well as in active mode of operation of the device. In this work we have proposed two run time leakage current reduction techniques for the CMOS logic circuit at 65 nm technology. As a basic reference, we have selected NAND (universal gate) as our point of focus. We have compared the leakage value of the proposed NAND gates with normal NAND. Maximum leakage saving has been obtained more than 45%. The technique is also well suited for the reduction of dynamic power. Simulation results show up to 21% in dynamic power saving with small area and delay overhead.
机译:由于各种漏电电流的趋势越来越高,纳米缩放装置的总功耗达到了惊人状态。随着动态功率,泄漏功率已经证明是VLSI电路中整体电力的主要贡献者。根据半导体(ITRS)的国际技术路线图,此问题更严格地纳米级设备。技术进步要求每个设备的功能更多,在设备尺寸下显着缩小。由于过热,这导致装置材料Viz的降解,Di电击,改变的部件特性等。这需要额外的冷却装置,以将热量保持在最小的运行范围。由于功耗增加,电池电量也以快速的速度排出。这需要微型设备的庞大电源,这是手持便携式小工具中的巨大障碍。静态功耗在待机模式下以及设备的主动操作模式发生。在这项工作中,我们提出了在65nm技术的CMOS逻辑电路的两个运行时间漏电流降低技术。作为基本参考,我们选择了NAND​​(环球大门)作为我们的焦点点。将提出的NAND门的泄漏值与正常NAND进行了比较。最大泄漏储存已获得超过45%。该技术也非常适合减少动态功率。仿真结果显示,具有小面积和延迟开销的动态省电高达21%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号