首页> 外文会议>International Conference onicroelectronics >Low-power burst-mode clock recovery circuit using analog phase interpolator
【24h】

Low-power burst-mode clock recovery circuit using analog phase interpolator

机译:低功耗突发模式时钟恢复电路使用模拟相位内插器

获取原文

摘要

This paper proposes a novel low-power burst-mode clock recovery circuit (CRC) based on analog phase interpolator (PI). Accordingly, we employed a new configuration for PI-based CRC in which a novel architecture is utilized for double-edge triggered sample-and-hold (DT-SH). In the proposed DT-SH one buffer is shared between two single-edge triggered SH (ST-SH) resulting in great reduction of total power consumption as well as design complexity and die area. Verifying functionality of proposed PI-based CRC, the circuit is designed and simulated in 0.18-μm CMOS technology. As simulation results show, the proposed CRC recovers clock at 5GHz in the first unit interval of input data where approximately 40% reduction in power dissipation is achieved. The circuit consumes 2.54mW power from a 1.8-V supply.
机译:本文提出了一种基于模拟相位内插器(PI)的新型低功耗突发模式时钟恢复电路(CRC)。 因此,我们使用了一种基于PI的CRC的新配置,其中用于双边缘触发样品和保持(DT-SH)的新架构。 在所提出的DT-SH一种缓冲器中,在两个单边缘触发的SH(ST-SH)之间共用,从而大大降低总功耗以及设计复杂性和模具区域。 验证基于PI的CRC的验证功能,该电路在0.18-μmCMOS技术中设计和模拟。 作为仿真结果表明,所提出的CRC在输入数据的第一单元间隔中恢复5GHz的时钟,实现了大约40%的功率耗散降低。 电路从1.8V电源消耗2.54MW的电源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号