首页> 外文会议>New Generation of CAS Conference >A Cost-Effective Dynamic Partial Reconfiguration Implementation Flow for Xilinx FPGA
【24h】

A Cost-Effective Dynamic Partial Reconfiguration Implementation Flow for Xilinx FPGA

机译:Xilinx FPGA的经济有效的动态部分重新配置流程

获取原文

摘要

Reconfigurability of Field Programmable Gate Array (FPGA) makes it one of the most promising approaches in the implementation of reconfigurable systems. Partitioning the reconfigurable system to many Reconfigurable Modules (RMs) and allocating them into Reconfigurable Regions (RRs) on the FPGA is a challenging task for the system designer. Partitioning choices impact the area efficiency and the time of reconfiguration of the reconfigurable systems. In this paper, different partitioning techniques are studied and evaluated according to their impact on reconfiguration time and the area utilization. Also, a new proposed Dynamic Partial Reconfiguration (DPR) tool flow is presented that automates and optimizes the partitioning procedure based on a graph clustering algorithm, modifies the design's HDL files as per the partitioning results, and implements a routing switch to dynamically change routing between Reconfigurable Regions (RRs) during reconfiguration.
机译:现场可编程门阵列(FPGA)的重新配置性使其成为实现可重构系统的最有前途的方法之一。将可重新配置的系统划分为许多可重构的模块(RMS)并将其分配到FPGA上的可重新配置区域(RRS)是系统设计者的具有挑战性的任务。分区选择会影响可重新配置系统的区域效率和重新配置的时间。本文根据其对重新配置和面积利用的影响,研究和评估了不同的分区技术。此外,介绍了一种新的建议的动态部分重新配置(DPR)刀具流程,其自动化和优化基于图形聚类算法的分区过程,根据分区结果修改设计的HDL文件,并实现路由切换以动态地改变路由重新配置期间可重构区域(RRS)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号