【24h】

Optimization of row decoder for 128×128 6T SRAMs

机译:128×128 6T SRAM的行解码器优化

获取原文

摘要

Most of the power dissipation in SRAMs is due to the leakage and it is approximately 40% of total power dissipation. The leakage power increases as we move towards the technology scaling unless effectively optimized circuit is introduced to keep the leakage under control. In this paper we report on the optimization of a row decoder in terms of power and area. The row decoder is designed using three pre-decoders and a second level circuitry. Comparison of the proposed row decoder is done with the existing architecture using two pre decoders in terms of power consumption. About 25% reduction in power dissipation is obtained in the proposed architecture.
机译:SRAM中的大多数功耗是由于泄漏,大约是总功耗的40%。除非引入有效优化的电路,否则漏电功率会增加,除非引入有效优化的电路以防止控制泄漏。在本文中,我们报告了在电力和区域方面的排序器优化。行解码器使用三个预解码器和第二电平电路设计。所提出的行解码器的比较是在功耗方面使用两个预解码器的现有架构完成的。在拟议的架构中获得了大约25%的功耗降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号